# RISC-V SoC and Firmware Development

Lab: 02

### **Table Of Content**

- Picotiny SoC Overview.
- Memory-Map.
- Wishbone bus protocol.

- A System on Chip (SoC) is an integrated circuit that combines all the essential components of a computer or electronic system onto a single chip. SoCs typically include a processor (such as a CPU or microcontroller), memory, input/output (I/O) ports, and various other components, and interfaces for peripheral devices, all connected by a system bus. The main advantage of an SoC is that it consolidates multiple functions into one compact design, resulting in increased efficiency, reduced power consumption, and lower production costs compared to using multiple separate chips.
- SoCs are commonly used in mobile devices, IoT devices, and embedded systems, where space and power efficiency are essential.



#### Peripherals:

- Peripherals are external devices that are connected to a central processing unit (CPU) to perform various tasks such as taking input from external devices or sending output to external devices.
- The primary goal is to interact CPU with external devices such as keyboard, mouse, screen, sensors e.t.c through peripherals.



• A memory map in computing defines how a system's memory and hardware resources are organized and accessed. It provides a structured layout, mapping specific memory addresses to particular functions, peripherals, or types of data. This mapping allows the processor and software to interact with various parts of the system, such as RAM, ROM, and input/output (I/O) devices, by reading from or writing to specific memory addresses.



| Memory-Map 01 |             |               |  |  |
|---------------|-------------|---------------|--|--|
| 01            | 0x0000_0000 | SPI Flash XIP |  |  |
| 02            | 0x4000_0000 | SRAM          |  |  |
| 03            | 0x8000_0000 | Peripherals   |  |  |
| 49.5          | Memory-Ma   | p 02          |  |  |
| 01            | 0x8000_0000 | BOOTROM       |  |  |
| 02            | 0x8100_0000 | SPI Flash     |  |  |
| )3            | 0x8200_0000 | GPIO          |  |  |
| )4            | 0x8300_0000 | UART          |  |  |



| Memory-Map 01 |                           |               |  |  |
|---------------|---------------------------|---------------|--|--|
| 01            | 0x0000_0000               | SPI Flash XIP |  |  |
| 02            | 0x4 <mark>000_0000</mark> | SRAM          |  |  |
| 03            | 0x8000_0000               | Peripherals   |  |  |
|               | Memory-Ma                 | p 02          |  |  |
| 01            | 0x8000_0000               | BOOTROM       |  |  |
| 02            | 0x8100_0000               | SPI Flash     |  |  |
| )3            | 0x8200_0000               | GPIO          |  |  |
| )4            | 0x8300 0000               | UART          |  |  |



|        | Memory-Map 01       |               |  |  |  |
|--------|---------------------|---------------|--|--|--|
| 01     | 0x0000_0000         | SPI Flash XIP |  |  |  |
| 02     | 0x4000_0000         | SRAM          |  |  |  |
| 03     | 0x8000_0000         | Peripherals   |  |  |  |
| To the | Memory-Ma           | p 02          |  |  |  |
| 01     | 0x8000_0000         | BOOTROM       |  |  |  |
| 02     | 0x81 <b>00_0000</b> | SPI Flash     |  |  |  |
| 03     | 0x8200_0000         | GPIO          |  |  |  |
| 04     | 0x8300_0000         | UART          |  |  |  |

• The Wishbone Bus Protocol is an open-source, simple, and flexible system-on-chip (SoC) interconnect standard. Developed to provide a method for connecting various intellectual property (IP) cores within an SoC, Wishbone facilitates communication between different components, such as processors, memory controllers, and I/O interfaces.







## TESTIMONIAL

#### Author:

Abdul Muheet Ghani, Research Associate at MERL-UITU.

#### **Under The Supervision Of:**

<u>Dr.Ali Ahmed</u> (Team Lead MERL).

<u>Sponsored By:</u> Edmund from <u>Symbiotic EDA</u>. for sponsoring FPGA.

<u>Thanks:</u> <u>Lushay Lab</u> (They've provided crucial resources and guidance throughout the project)